On-Chip Interconnects

, by ;
On-Chip Interconnects by Jerger, Natalie Enright; Peh, Li-Shiuan, 9781598295849
Note: Supplemental materials are not guaranteed with Rental or Used book purchases.
  • ISBN: 9781598295849 | 1598295845
  • Cover: Paperback
  • Copyright: 8/15/2009

  • Rent

    (Recommended)

    $27.40
     
    Term
    Due
    Price
    *This item is part of an exclusive publisher rental program and requires an additional convenience fee. This fee will be reflected in the shopping cart.
  • Buy New

    In Stock Usually Ships in 24 Hours

    $39.40
  • eBook

    eTextBook from VitalSource Icon

    Available Instantly

    Online: 1825 Days

    Downloadable: Lifetime Access

    $45.00

With the ability to integrate a large number of cores on a single chip, research into on-chip networks to facilitate communication becomes increasingly important. On-chip networks seek to provide a scalable and high-bandwidth communication substrate for multi-core and many-core architectures. High bandwidth and low latency within the on-chip network must be achieved while fitting within tight area and power budgets. In this lecture, we examine various fundamental aspects of on-chip network design and provide the reader with an overview of the current state-of-the-art research in this field. Table of Contents: Introduction / Interface with System Architecture / Topology / Routing / Flow Control / Router Microarchitecture / Conclusions
Loading Icon

Please wait while the item is added to your bag...
Continue Shopping Button
Checkout Button
Loading Icon
Continue Shopping Button